

## **Digital IC Verification Track - New Capital Branch**

## **Assignment 1: Design Requirements Extraction**

Submitted to: Eng. Mahmoud Saeed Elbosily

# **Group 2**

| Ahmed Ashraf Mohamed El-Hady            |  |
|-----------------------------------------|--|
| Tasneem Abo El-Esaad Abd El-Razik       |  |
| Youssef Nasser Abd El-Aal Abd El-Fattah |  |



## **Design Requirements Extraction**

### • alu\_in\_a

- o Synchronized to alu\_clk, positive edge trigger.
- Constrained random:
  - When alu\_op\_a == NAND, alu\_enable == 1, alu\_enable\_a == 1 and alu\_enable\_b == 0 then alu\_in\_a can't take value of 8'hff.
  - When  $alu\_op\_b == NOR$ ,  $alu\_enable == 1$ ,  $alu\_enable\_a == 0$  and  $alu\_enable\_b == 1$  then  $alu\_in\_a$  can't take a value of 8'hf5.

#### • alu in b

- Synchronized to alu\_clk, positive edge trigger.
- Constrained random:
  - When  $alu\_op\_a == AND$ ,  $alu\_enable == 1$ ,  $alu\_enable\_a == 1$  and  $alu\_enable\_b == 0$  then  $alu\_in\_b$  can't take value of 8'h0.
  - When  $alu\_op\_a == NAND$ ,  $alu\_enable == 1$ ,  $alu\_enable\_a == 1$  and  $alu\_enable\_b == 0$  then  $alu\_in\_b$  can't take value of 8'h03.
  - When alu\_op\_a == AND, alu\_enable == 1, alu\_enable\_a == 0 and alu enable b == 1 then alu in b can't take value of 8'h03.

## • rst n

- o Active low, asynchronous reset.
- Whenever  $rst_n$  is low, then  $alu_out$  and  $alu_irq$  should be driven to 0.
- o *rst\_n* should be asserted at least once at start-up.

#### alu clk

- o Positive edge triggered clock.
- o *alu\_clk* has a frequency = 32 MHz.

## • alu enable

- o Synchronized to *alu\_clk*, positive edge trigger.
- o If *alu enable* is de-asserted:
  - All outputs should be maintained, if rst\_n is high, regardless of alu\_enable\_a or alu\_enable\_b.
- o If *alu enable* is asserted:
  - alu enable a and alu enable b can't be asserted at the same time.

### alu\_enable\_a and alu\_enable\_b

- o Synchronized to *alu\_clk*, positive edge trigger.
- O When alu enable is asserted:
  - if *alu\_enable\_a* == 0 and *alu\_enable\_b* == 0, it is legal and all outputs should be maintained.
  - if *alu\_enable\_a* == 0 and *alu\_enable\_b* == 1, it is legal and the ALU should do operation b.
  - if *alu\_enable\_a* == 1 and *alu\_enable\_b* == 0, it is legal and the ALU should do operation a.
  - if *alu\_enable\_a* == 1 and *alu\_enable\_b* == 1, it is illegal and the output depends on RTL that cover this case. (*Note: RTL can have //full case Synopsys so this case will be excluded.*)

### alu\_op\_a

- Synchronized to *alu\_clk*, positive edge trigger.
- When it is 2'b00, alu\_out should be the AND-ing of the inputs.
- When it is 2'b01, alu\_out should be the NAND-ing of the inputs.
- When it is 2'b10, alu\_out should be the OR-ing of the inputs.
- When it is 2'b11, alu\_out should be the XOR-ing of the inputs.
   (Note: The design may don't have a default case, all cases are covered)

### alu\_op\_b

- Synchronized to *alu\_clk*, positive edge trigger.
- When it is 2'b00, alu out should be the XNOR-ing of the inputs.
- When it is 2'b01, alu\_out should be the AND-ing of the inputs.
- When it is 2'b10, alu\_out should be the NOR-ing of the inputs.
- When it is **2'b11**, **alu\_out** should be the **OR**-ing of the inputs.

  (Note: The design may don't have a default case, all cases are covered)

#### • alu irq clr

- Synchronized to alu\_clk, positive edge trigger.
- o It should be high for at least one clock cycle then it gets de-asserted.
- o It should be high after at least one clock cycle from the assertion of *alu\_irq*.
- o It is an active high clear signal.

#### alu\_out

- o Synchronized to *alu\_clk*, positive edge trigger.
- Should be as expected, according to the given table, after one clock cycle from applying the inputs.
- If alu\_enable and alu\_enable\_a are asserted, and alu\_enable b is de-asserted while alu\_op\_a is NAND then alu\_out never be 8'h00, due to the constrain on alu in a.

## • alu irq

- o Synchronized to *alu\_clk*, positive edge trigger.
- o It should be asserted after one clock cycle from the event that triggers it.
- o Events that assert it to high, in case of other events *alu\_irq* maintains its value.
  - When alu\_enable && alu\_enable\_a && !alu\_enable b, operation a:
    - If *alu\_op\_a* is AND, *alu\_in\_a* is 8'hFF and *alu\_in\_b* is 8'hFF.
    - If *alu\_op\_a* is NAND and ~(*in\_a & in b*) equals 8'h00. (*Note: this case can't happen*)
    - If alu\_op\_a is OR and (alu\_in\_a / alu\_in\_b) equals 8'hE8.
    - If alu\_op\_a is XOR and (alu\_in\_a ^ alu\_in\_b) equals 8'h83.
  - When alu\_enable && alu\_enable\_b && !alu\_enable a, operation b:
    - If *alu\_op\_b* is XNOR and (*alu\_in\_a* ~^ *alu\_in\_b* ) equals 8'hF1.
    - If  $alu\_op\_b$  is AND and  $(alu\_in\_a \& alu\_in b)$  equals 8'hF4.
    - If alu\_op\_b is NOR and ~(alu\_in\_a / alu\_in\_b) equals 8'hF5.
    - If alu\_op\_b is OR and (alu\_in\_a / alu\_in\_b) equals 8'hFF.
- It should be high until alu\_irq\_clr is asserted.
- o It should be de-asserted after one clock cycle from asserting *alu\_irq\_clr*.
- Event has a priority over *alu\_irq\_clr*, when there is an event from the previous ones and *alu irq clr* is asserted at that time, then *alu irq* should be high.